BOR
POR
PUC
Security
violation
SW BOR
event
WDT Active
Time expired, Overflow
FRAM
Uncorrectable Bit Error
Memory
Segment violation
RST/NMI
(Reset wakeup)
Port wakeup
Peripheral area fetch
SVS fault
H
SW POR
event
Load
calibration data
Active Mode: CPU is Active
Various Modules are active
LPM0:
CPU/MCLK = off
ACLK = on
V
= on
CORE
LPM1:
CPU/MCLK = off
ACLK = on
= on
V
CORE
LPM2:
CPU/MCLK = off
ACLK = on
= on
V
CORE
LPM3:
CPU/MCLK = off
ACLK = on
= on
V
CORE
LPM4:
CPU/MCLK = off
ACLK = off
= on
V
CORE
LPMx.5:
= off
(all modules off,
LPM3.5: RTC on)
V
CORE
CPUOFF=1
OSCOFF=0
SCG0=0
SCG1=0
CPUOFF=1
OSCOFF=0
SCG0=1
SCG1=0
CPUOFF=1
OSCOFF=0
SCG0=0
SCG1=1
CPUOFF=1
OSCOFF=0
SCG0=1
SCG1=1
CPUOFF=1
OSCOFF=1
SCG0=1
SCG1=1
PMMREGOFF = 1
PMM, WDT, CS, FRAM
Password violation
†
†
†
†
†
to LPMx.5
From active mode
Events
Operating modes/Reset phases
Arbitrary transitions
† Any enabled interrupt and NMI performs this transition
‡ An enabled reset always restarts the device
RST/NMI
(Reset event)
‡
Brownout
fault
RTC wakeup
LPM3.5 only
Operating Modes
57
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
System Resets, Interrupts, and Operating Modes, System Control Module (SYS)
Figure 1-5. Operation Modes