AES Accelerator Registers
422
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
AES256 Accelerator
14.3.4 AESAKEY Register
AES Accelerator Key Register
Figure 14-17. AESAKEY Register
15
14
13
12
11
10
9
8
AESKEY1x
w-0
w-0
w-0
w-0
w-0
w-0
w-0
w-0
7
6
5
4
3
2
1
0
AESKEY0x
w-0
w-0
w-0
w-0
w-0
w-0
w-0
w-0
Table 14-15. AESAKEY Register Description
Bit
Field
Type
Reset
Description
15-8
AESKEY1x
W
0h
AES key byte n+1 when AESAKEY is written as word. Do not use these bits for
byte access. Do not mix word and byte access. Always reads as zero. The key is
reset by PUC or by AESSWRST = 1.
7-0
AESKEY0x
W
0h
AES key byte n when AESAKEY is written as word. AES next key byte when
AESAKEY_L is written as byte. Do not mix word and byte access. Always reads
as zero. The key is reset by PUC or by AESSWRST = 1.