2 × MCLK
Reset
Wait for Trigger
Idle
Hold CPU,
Transfer one word/byte
Burst State
(release CPU for 2 × MCLK)
[+Trigger AND DMALEVEL = 0 ]
OR
[Trigger=1 AND DMALEVEL=1]
DMAABORT=0
DMAABORT = 1
2 × MCLK
DMAEN = 0
Decrement DMAxSZ
Modify T_SourceAdd
Modify T_DestAdd
[DMADT = {6, 7}
AND DMAxSZ = 0]
[ENNMI = 1
AND NMI event]
OR
[DMALEVEL = 1
AND
Trigger = 0]
[DMADT = {2, 3}
AND DMAxSZ = 0]
OR
DMAEN = 0
DMAxSZ
T_Size
DMAxSA
T_SourceAdd
DMAxDA
T_DestAdd
→
→
→
T_Size
DMAxSA
T_SourceAdd
DMAxDA
T_DestAdd
→
→
→
DMAxSZ
DMAEN = 0
DMAEN = 1
DMAxSZ > 0
DMAxSZ > 0 AND
a multiple of 4 words/bytes
were transferred
DMAxSZ > 0
DMAEN = 0
DMAREQ = 0
T_Size
DMAxSZ
→
DMA Operation
347
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
DMA Controller
Figure 11-5. DMA Burst-Block Transfer State Diagram