FRCTL Registers
296
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
FRAM Controller (FRCTL)
7.10.2 GCCTL0 Register
General Control Register 0
Figure 7-4. GCCTL0 Register
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
UBDRSTEN
UBDIE
CBDIE
Reserved
Reserved
FRPWR
FRLPMPWR
Reserved
rw-[0]
rw-[0]
rw-[0]
r-0
rw-0
rw-1
rw-1
r-0
Table 7-3. GCCTL0 Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved. Always reads as 0.
7
UBDRSTEN
RW
0h
Enable power up clear (PUC) reset if FRAM uncorrectable bit error detected.
The bits UBDRSTEN and UBDIE are mutual exclusive and are not allowed to be
set simultaneously. Only one error handling can be selected at one time.
0b = PUC not initiated on uncorrectable bit detection flag.
1b = PUC initiated on uncorrectable bit detection flag. Generates vector in
SYSRSTIV.
6
UBDIE
RW
0h
Enable NMI event if uncorrectable bit error detected.
The bits UBDRSTEN and UBDIE are mutual exclusive and are not allowed to be
set simultaneously. Only one error handling can be selected at one time.
0b = Uncorrectable bit detection interrupt disabled.
1b = Uncorrectable bit detection interrupt enabled. Generates vector in
SYSSNIV.
5
CBDIE
RW
0h
Enable NMI event if correctable bit error detected.
0b = Correctable bit detection interrupt disabled.
1b = Correctable bit detection interrupt enabled. Generates vector in SYSSNIV.
4
Reserved
R
0h
Reserved. Always reads as 0.
3
Reserved
RW
0h
Reserved. Must be written as 0.
2
FRPWR
RW
1h
FRAM power control.
Writing to the register enables or disables the FRAM power supply. The read of
the register returns the actual state of the FRAM power supply, also reflecting a
possible delay after enabling the power supply. FRPWR = 1 indicates that the
FRAM power is up and ready.
0b = FRAM power supply disabled
1b = FRAM power supply enabled
1
FRLPMPWR
RW
1h
Enables FRAM auto power up after LPM
0b = FRAM startup is delayed to the first FRAM access after LPM exit
1b = FRAM is powered up instantly with LPM exit.
0
Reserved
R
0h
Reserved. Always reads as 0.