C
0
MSB
7
LSB
C
15
0
MSB
LSB
C
19
0
MSB
LSB
31
20
0
0
C
0
MSB
7
LSB
C
15
0
MSB
LSB
C
19
0
MSB
LSB
8
19
0
0
19
16
0000
Instruction Set Description
240
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
CPUX
RRAX.B
&EDE
; EDE/2 -> EDE
Figure 4-48. Rotate Right Arithmetically RRAX(.B,.A) – Register Mode
Figure 4-49. Rotate Right Arithmetically RRAX(.B,.A) – Non-Register Mode