ESI Registers
1003
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Extended Scan Interface (ESI)
37.3.13 ESIAFE Register
Extended Scan Interface Analog Front-End Control Register
(1)
The control bit ESIVSS was renamed to ESISHTSM to avoid confusion with supply pin naming.
(2)
The control bit ESIVCC2 was renamed to ESIVMIDEN to avoid confusion with supply pin naming.
Figure 37-34. ESIAFE Register
15
14
13
12
11
10
9
8
Reserved
Reserved
Reserved
Reserved
ESIDAC2EN
ESICA2EN
ESICA2INV
ESICA1INV
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
7
6
5
4
3
2
1
0
ESICA2X
ESICA1X
ESICISEL
ESICACI3
ESISHTSM
(1)
ESIVMIDEN
(2)
ESISH
ESITEN
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 37-22. ESIAFE Register Description
Bit
Field
Type
Reset
Description
15-12
Reserved
RW
0h
Reserved for test purposes. It is strongly recommended to always write these
bits as 0.
11
ESIDAC2EN
RW
0h
Enable ESIDAC(tsm) control for DAC in AFE2.
0b = AFE2's DAC is always disabled, independently from ESIDAC(tsm) setting.
1b = AFE2's DAC is controlled by ESIDAC(tsm) bit.
10
ESICA2EN
RW
0h
Enable ESICA(tsm) control for comparator in AFE2.
0b = AFE2's comparator is always disabled, independently from ESICA(tsm)
setting.
1b = AFE2's comparator is controlled by ESICA(tsm) bit.
9
ESICA2INV
RW
0h
Invert AFE2's comparator output
0b = Comparator output in AFE2 is not inverted
1b = Comparator output in AFE2 is inverted
8
ESICA1INV
RW
0h
Invert AFE1's comparator output
0b = Comparator output in AFE1 is not inverted
1b = Comparator output in AFE1 is inverted
7
ESICA2X
RW
0h
AFE2's comparator input select. This bit selects groups of signals for the
comparator input.
0b = AFE2's comparator input is one of the ESICHx channels, selected with the
channel select logic.
1b = AFE2's comparator input is one of the ESICIx channels, selected with the
channel select logic and the ESICISEL and ESICACI3 bits.
6
ESICA1X
RW
0h
AFE1's comparator input select. This bit selects groups of signals for the
comparator input.
0b = AFE1's comparator input is one of the ESICHx channels, selected with the
channel select logic.
1b = AFE1's comparator input is one of the ESICIx channels, selected with the
channel select logic and the ESICISEL and ESICACI3 bits.
5
ESICISEL
RW
0h
Comparator input select for AFE1 only. This bit is used with the ESICACI3 bit to
select the comparator input when ESICAX = 1.
0b = Comparator input is one of the ESICIx channels, selected with the channel
select logic and ESICACI3 bit.
1b = Comparator input is the ESICI channel
4
ESICACI3
RW
0h
Comparator input select for AFE1 only. This bit is selects the comparator input
when ESICISEL = 0 and ESICAX = 1.
0b = Comparator input is selected with the channel select logic.
1b = Comparator input is ESICI3.