ESI Registers
1001
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Extended Scan Interface (ESI)
37.3.12 ESIINT2 Register
Extended Scan Interface Interrupt Register 2
Figure 37-33. ESIINT2 Register
15
14
13
12
11
10
9
8
Reserved
ESIIS2x
Reserved
ESIIS0x
Reserved
ESIIFG8
r0
rw-0
rw-0
r0
rw-0
rw-0
r0
rw-0
7
6
5
4
3
2
1
0
ESIIFG7
ESIIFG6
ESIIFG5
ESIIFG4
ESIIFG3
ESIIFG2
ESIIFG1
ESIIFG0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 37-21. ESIINT2 Register Description
Bit
Field
Type
Reset
Description
15
Reserved
R
0h
Reserved. This bit is always read as zero and, when written, does not affect the
bit setting.
14-13
ESIIS2x
RW
0h
ESIIFG4 interrupt flag source
00b = ESIIFG4 is set with each count of ESICNT2.
01b = ESIIFG4 is set if (ESICNT2 modulo 4) = 0.
10b = ESIIFG4 is set if (ESICNT2 modulo 256) = 0.
11b = ESIIFG4 is set when ESICNT2 decrements from 01h to 00h.
12
Reserved
R
0h
Reserved. This bit is always read as zero and, when written, does not affect the
bit setting.
11-10
ESIIS0x
RW
0h
ESIIFG7 interrupt flag source
00b = ESIIFG7 is set with each count of ESICNT0.
01b = ESIIFG7 is set if (ESICNT0 modulo 4) = 0.
10b = ESIIFG7 is set if (ESICNT0 modulo 256) = 0.
11b = ESIIFG7 is set when ESICNT0 increments from FFFFh to 00h.
9
Reserved
R
0h
Reserved. This bit is always read as zero and, when written, does not affect the
bit setting.
8
ESIIFG8
RW
0h
ESIIFG8 is set by one of the AFE2’s ESIOUTx outputs selected with the
ESIIFGSET2x bits.
0b = No interrupt pending
1b = Interrupt pending
7
ESIIFG7
RW
0h
ESI interrupt flag 7. ESIIFG7 is set at different count intervals of the ESICNT0
counter, selected with the ESIIS0x bits. ESIIFG6 must be reset with software.
0b = No interrupt pending
1b = Interrupt pending
6
ESIIFG6
RW
0h
ESI interrupt flag 6. This bit is set when the PSM transitions to a state with a set
Q7 bit. ESIIFG6 must be reset with software.
0b = No interrupt pending
1b = Interrupt pending
5
ESIIFG5
RW
0h
ESI interrupt flag 5. This bit is set when the PSM transitions to a state with a set
Q6 bit. ESIIFG5 must be reset with software.
0b = No interrupt pending
1b = Interrupt pending
4
ESIIFG4
RW
0h
ESI interrupt flag 4. This bit is set by the ESICNT2 counter conditions selected
with the ESIIS2x bits. ESIIFG4 must be reset with software.
0b = No interrupt pending
1b = Interrupt pending
3
ESIIFG3
RW
0h
ESI interrupt flag 3. This bit is set by the ESICNT1 counter conditions selected
with the ESITHR1 and ESITHR2 registers. ESIIFG3 must be reset with software.
0b = No interrupt pending
1b = Interrupt pending