
ADC10_B Registers
16.3.12 ADC10IFG Register
ADC10_B Interrupt Flag Register
Figure 16-23. ADC10IFG Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
ADC10TOVIFG
ADC10OVIFG
ADC10HIIFG
ADC10LOIFG
ADC10INIFG
ADC10IFG0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
Table 16-14. ADC10IFG Register Description
Bit
Field
Type
Reset
Description
15-6
Reserved
R
0h
Reserved. Always reads as 0.
5
ADC10TOVIFG
RW
0h
The ADC10TOVIFG is set when an ADC10_B conversion is triggered before the
actual conversion has completed.
0b = No interrupt pending
1b = Interrupt pending
4
ADC10OVIFG
RW
0h
The ADC10OVIFG is set when the ADC10MEM0 register is written before the
last conversion result has been read.
0b = No interrupt pending
1b = Interrupt pending
3
ADC10HIIFG
RW
0h
The ADC10HIIFG is set when the result of the current ADC10_B conversion is
greater than the upper threshold defined by the window comparator upper
threshold register.
0b = No interrupt pending
1b = Interrupt pending
2
ADC10LOIFG
RW
0h
The ADC10LOIFG is set when the result of the current ADC10_B conversion is
below the lower threshold defined by the window comparator lower threshold
register.
0b = No interrupt pending
1b = Interrupt pending
1
ADC10INIFG
RW
0h
The ADC10INIFG is set when the result of the current ADC10_B conversion is
within the thresholds defined by the window comparator threshold registers.
0b = No interrupt pending
1b = Interrupt pending
0
ADC10IFG0
RW
0h
The ADC10IFG0 is set when an ADC10_B conversion is completed. This bit is
reset when the ADC10MEM0 get read, or it may be reset by software.
0b = No interrupt pending
1b = Interrupt pending
460
ADC10_B Module
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated