
Divider
/1 .. /8
:1
:4
:64
00
01
10
10-bit ADC Core
V
R-
V
R+
Convert
Sample
and
Hold
S/H
00
11
01
10
1
0
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
Sample Timer
/4 .. /1024
1
0
1
0
Sync
1
0
1
0
00
11
01
10
MODCLK
ACLK
MCLK
SMCLK
00
11
01
10
ADC10SC
3 inputs
from Timers
Data Format
ADC10MEM
10-bit Window
Comparator
V
SS
V
cc
VREF 1.5 / 2.0 / 2.5 V from shared reference
ADC10SR
ADC10ON
ADC10SREFx
ADC10SREF2
Auto
ADC10CONSEQx
ADC10INCHx
A0
A1
A2
A3
A4
A5
A6
A7
A15
A14
A13
A12
TempSense
Batt.Monitor
VEREF+
VEREF-
ADC10DIVx
ADC10
PDIVx
ADC10
SSELx
ADC10BUSY
ADC10SHP
ADC10
MSC
ADC10
SHTx
SHI
ADC10ISSH
SAMPCON
ADC10
MSC
ADC10HIx
ADC10LOx
ADC10DF
To Interrupt Logic
01
10
ADC10CLK
Reference
Buffer
ADC10
SHSx
ADC10_B Introduction
A
MODCLK is sourced from the MODOSC in the CS module. See the CS chapter for more information.
B
When using ADC10SHP = 0, no synchronisation of the trigger input is done.
Figure 16-1. ADC10_B Block Diagram
435
SLAU272C – May 2011 – Revised November 2013
ADC10_B Module
Copyright © 2011–2013, Texas Instruments Incorporated