C28 General-Purpose Input/Output (GPIO)
441
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
4.2.7.29 GPIO Port E Qualification Select 1 (GPEQSEL1) Register
The GPIO Port E Qualification Select 1 (GPEQSEL1) register is shown and described in the figure and
table below.
Figure 4-70. GPIO Port E Qualification Select 1 (GPEQSEL1) Register
31
16
Reserved
R-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
GPIO135
GPIO134
GPIO133
GPIO132
GPIO131
GPIO130
GPIO129
GPIO128
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
(1)
This register is EALLOW protected.
Table 4-79. GPIO Port E Qualification Select 1 (GPEQSEL1) Register Field Descriptions
Bits
Field
Value
Description
(1)
31-16
Reserved
Any writes to these bit(s) must always have a value of 0.
15-0
GPIO135-GPIO128
Select input qualification type for GPIO128 to GPIO135 . The input qualification of each
GPIO input is controlled by two bits.
00
Synchronize to analog subsystem clock. Valid for both peripheral and GPIO pins.
01
Qualification using 3 samples. Valid for pins configured as GPIO or a peripheral function.
The time between samples is specified in the GPECTRL register.
10
Qualification using 6 samples. Valid for pins configured as GPIO or a peripheral function.
The time between samples is specified in the GPECTRL register.
11
Asynchronous. (no synchronization or qualification). This option applies to pins configured
as peripherals only. If the pin is configured as a GPIO input, then this option is the same as
0,0 or synchronize to analog subsystem clock.
The GPxDIR registers control the direction of the pins when they are configured as a GPIO in the
appropriate MUX register. The direction register has no effect on pins configured as peripheral functions.
4.2.7.30 GPIO Port A Direction (GPADIR) Register
The GPIO Port A Direction (GPADIR) register is shown and described in the figure and table below.
Figure 4-71. GPIO Port A Direction (GPADIR) Register
31
30
29
28
27
26
25
24
GPIO31
GPIO30
GPIO29
GPIO28
GPIO27
GPIO26
GPIO25
GPIO24
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
23
22
21
20
19
18
17
16
GPIO23
GPIO22
GPIO21
GPIO20
GPIO19
GPIO18
GPIO17
GPIO16
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
GPIO15
GPIO14
GPIO13
GPIO12
GPIO11
GPIO10
GPIO9
GPIO8
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
GPIO7
GPIO6
GPIO5
GPIO4
GPIO3
GPIO2
GPIO1
GPIO0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset