C28 General-Purpose Input/Output (GPIO)
415
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 4-56. GPIO Port C MUX 2 (GPCMUX2) Register Field Descriptions (continued)
Bit
Field
Value
Description
1-0
GPIO80
Configure this pin as:
00
GPIO 80 - general purpose I/O 80 (default)
01
Reserved
10
Reserved
11
Reserved
4.2.7.7
GPIO Port D MUX 1 (GPDMUX1) Register
The GPIO Port D MUX 1 (GPDMUX1) register is shown and described in the figure and table below.
Figure 4-48. GPIO Port D MUX 1 (GPDMUX1) Register
31
30
29
28
27
26
25
24
GPIO111
GPIO110
GPIO109
GPIO108
R/W-0
R/W-0
R/W-0
R/W-0
23
22
21
20
19
18
17
16
GPIO107
GPIO106
GPIO105
GPIO104
R/W-0
R/W-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
GPIO103
GPIO102
GPIO101
GPIO100
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
GPIO99
GPIO98
GPIO97
GPIO96
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-57. GPIO Port D MUX 1 (GPDMUX1) Register Field Descriptions
Bit
Field
Value
Description
31-30
GPIO111
Configure this pin as:
00
GPIO 111 - general purpose I/O 111 GPIO (default)
01
Reserved
10
EQEP2B
11
EQEP3I
29-28
GPIO110
Configure this pin as:
00
GPIO 110 - general purpose I/O 110 GPIO (default)
01
Reserved
10
EQEP2A
11
EQEP3S
27-26
GPIO109
Configure this pin as:
00
GPIO 109 - general purpose I/O 109 GPIO (default)
01
EQEP1I
10
Reserved
11
Reserved
25-24
GPIO108
Configure this pin as:
00
GPIO 108 - general purpose I/O 108 GPIO (default)
01
EQEP1S
10
Reserved
11
Reserved