System Control Registers
304
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-200. CTOMIPCBOOTSTS Register Field Descriptions
Bit
Field
Value
Description
31-0
BOOTSTS
0
C28 TO M3 IPC Boot Status Register. This is an IPC boot status register where C28 boot ROM
writes the boot status code that can be read by the M3 to report the boot condition of the C28. It is
read/write to the C28 CPU and read only to the M3 CPU
1.13.13.12 MTOCIPCBOOTMODE Register
Figure 1-189. MTOCIPCBOOTMODERegister
31
0
BOOTMODE
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-201. MTOCIPCBOOTMODE Register Field Descriptions
Bit
Field
Value
Description
31-0
BOOTMODE
0
M3 TO C28 IPC Boot Mode Register. This is an IPC boot mode register where the M3 can specify
the C28 boot mode to enter. It is read/write to the M3 CPU and read only to the C28 CPU.