Register Descriptions
1306
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
External Peripheral Interface (EPI)
Table 17-42. EPI Host-Bus 8 Timing Extension Register (EPIHB8TIME) Field Descriptions (continued)
Bit
Field
Value
Description
4
WRWSM
Write Wait State Minus One
This bit is used with the WRWS field in EPIHB8CFG. This field is not applicable in BURST mode.
0
No change in the number of wait state clock cycles programmed in the in WRWS field in
EPIHB8CFG register
1
Wait state value is now:
WRWS - 1
WRWS field is programmed in EPIHB8CFG
3-1
Reserved
Reserved
0
RDWSM
Read Wait State Minus One
Used with RDWS field in the EPIHB8CFG register. This field is not applicable in BURST mode.
0
No change in the number of wait state clock cycles programmed in the RDWS field of EPIHB8CFG
1
Wait state value is now:
RDWS - 1
RDWS field is programmed in EPIHB8CFG
17.11.30 EPI Host-Bus 16 Timing Extension (EPIHB16TIME), offset 0x310
NOTE:
: The MODE field in the EPICFG register determines which configuration is enabled. For
EPIHB16TIME to be valid, the MODE field must be 0x3.
Figure 17-57. EPI Host-Bus 16 Timing Extension Register (EPIHB16TIME) [offset 0x310]
31
26
25
24
23
16
Reserved
IRDYDLY
Reserved
R-0
R/W-0
R-0
15
14
13
12
11
5
4
3
1
0
Reserved
CAPWIDTH
Reserved
WRWSM
Reserved
RDWSM
R-0
R/W-0x2
R-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 17-43. EPI Host-Bus 16 Timing Extension Register (EPIHB16TIME) Field Descriptions
Bit
Field
Value
Description
31-26
Reserved
Reserved
25-24
IRDYDLY
CS0 Input Ready Delay
0x0
Reserved
0x1
Stall begins one EPI clocks past iRDY low being sampled on the rising edge of the EPIO clock.
0x2
Stall begins two EPI clocks past iRDY low being sampled on the rising edge of the EPIO clock
0x3
Stall begins three EPI clocks past iRDY low being sampled on the rising edge of the EPIO clock.
23-14
Reserved
Reserved
13-12
CAPWIDTH
CS0 Inter-transfer Capture Width
Controls the delay between Host-Bus transfers
0x0
Reserved
0x1
1 EPI clock
0x2
2 EPI clock
0x3
Reserved
11-5
Reserved
Reserved