Ch1 Period
200 ns
SPICLK
SPISTE
SPI Registers and Waveforms
977
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Serial Peripheral Interface (SPI)
Figure 12-29. SPISTE Behavior in Master Mode (Master lowers SPISTE during the entire 16 bits of
transmission.)