General-Purpose Input/Output (GPIO)
352
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Figure 4-11. GPIO Masked Interrupt Status (GPIOMIS) Register
31
16
Reserved
R-0
15
8
7
0
Reserved
MIS
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-13. GPIO Masked Interrupt Status (GPIOMIS) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
MIS
GPIO Masked Interrupt Status
0
An interrupt condition on the corresponding pin is masked or has not occurred.
1
An interrupt condition on the corresponding pin has triggered an interrupt to the interrupt controller.
A bit is cleared by writing a 1 to the corresponding bit in the GPIOICR register.
4.1.6.9
GPIO Interrupt Clear (GPIOICR) Register, offset 0x41C
The GPIOICR register is the interrupt clear register. Writing a 1 to a bit in this register clears the
corresponding interrupt bit in the GPIORIS and GPIOMIS registers. Writing a 0 has no effect.
Figure 4-12. GPIO Interrupt Clear (GPIOICR) Register
31
16
Reserved
R-0
15
8
7
0
Reserved
IC
R-0
W/1C-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-14. GPIO Interrupt Clear (GPIOICR) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
IC
GPIO Interrupt Raw Status
0
The corresponding interrupt is unaffected.
1
The corresponding interrupt is cleared.