![Texas Instruments AM1808 Technical Reference Manual Download Page 1382](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581382.webp)
Registers
1382
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial ATA (SATA) Controller
Figure 28-9. BIST Control Register (BISTCR)
31
24
Reserved
R-0
23
19
18
17
16
Reserved
TXO
CNTCLR
NEALB
R-0
W-0
W-0
R/W-0
15
11
10
8
Reserved
LLC
R-0
R/W-7h
7
6
5
4
3
0
Reserved
ERREN
FLIP
PV
PATTERN
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; W = Write only; -
n
= value after reset
Table 28-13. BIST Control Register (BISTCR) Field Descriptions
Bit
Field
Value
Description
31-19
Reserved
0
Reserved.
18
TXO
0
Transmit Only. This bit is used to initiate transmission of one of the non-compliant patterns defined by
the BISTCR.PATTERN value when the device is disconnected.
17
CNTCLR
0
Counter Clear. This bit clears BIST error count registers. Writing a 1 clears BISTFCTR, BISTSR, and
BISTDECR registers.
16
NEALB
Near-end Analog Loopback. Places the Port PHY into near-end analog loopback mode.
0
Near-end analog loopback is not requested.
1
Initiates a near-end analog loopback request. BISTCR.CP field contains the appropriate pattern. This
mode should be initiated either in the PARTIAL or SLUMBER power mode, or with the device
disconnected from the Port PHY (Link NOCOMM state). BIST Activate FIS is not sent to the device in
this mode.
15-11
Reserved
0
Reserved.
10-8
LLC
0-7h
Link Layer Control. This bit field controls the Port Link Layer functions: scrambler, descrambler, and
repeat primitive drop (RPD). In normal mode, the functions scrambler, descrambler, or RPD are
changed only during Port reset (P0SCTL.DET = 1). Note the different meanings for normal and BIST
modes of operation:
Bit 10 (RPD):
0
Repeat primitive drop function is disabled in normal mode, enabled in BIST mode.
1
Repeat primitive drop function is enabled in normal mode, disabled in BIST mode.
Bit 9 (DESCRAM):
0
Descrambler is disabled in normal mode, enabled in BIST mode.
1
Descrambler is enabled in normal mode, disabled in BIST mode.
Bit 8 (SCRAM):
0
Scrambler is disabled in normal mode, enabled in BIST mode.
1
Scrambler is enabled in normal mode, disabled in BIST mode.
The SCRAM bit is cleared (enabled) by the Port when the Port enters a responder far-end transmit
BIST mode with scrambling enabled (BISTAFR.PD = 80h).
7
Reserved
0
Reserved.
6
ERREN
Error Enable. Used to allow or filter (disable) PHY internal errors outside the FIS boundary to set
corresponding port serial ATA error register (P0SERR) bits.
0
Filter errors outside the FIS, allow errors inside the FIS.
1
Allow errors outside or inside the FIS.
5
FLIP
0-1
Flip Disparity. Enables changing disparity of the current test pattern to the opposite every time its state
is changed by software.