DXR to XSR copy (W1)
XRDY
DXR to XSR copy (W3)
Write to DXR(W3)
Á
Á
Á
Á
ÁÁ
ÁÁ
ÁÁ
ÁÁ
W3
Á
Á
Á
Á
DX
RBR to DRR (W3)
Read from DRR(W1)
RBR to DRR copy (W1)
RBR to DRR copy (W3)
Read from DRR(W3)
Á
Á
Á
W3
ÁÁ
ÁÁ
ÁÁ
Á
Á
Á
W1
Á
Á
Á
Á
Á
Á
Internal FS(R/X)
DR
RRDY
Á
Á
Á
Write to DXR(W3)
DXR to XSR copy(W0)
Write to DXR(W1)
DXR to XSR copy(W1)
Write to DXR(W2)
XRDY
DXR to XSR copy(W3)
DXR to XSR copy(W2)
W3
Internal FSX
ÁÁ
ÁÁ
ÁÁ
ÁÁ
ÁÁ
ÁÁ
W1
Á
Á
Á
Á
Á
Á
DX
DXR to XSR copy(W3)
Write to DXR(W3)
XRDY
DXR to XSR copy(W1)
W3
ÁÁ
ÁÁ
ÁÁ
ÁÁ
ÁÁ
ÁÁ
Á
Á
Á
DX
Á
Á
Á
W1
Internal FSX
XRDY
DX
Internal FSX
Write to DXR(W1)
DXR to XSR copy(W0)
DXR to XSR copy(W1)
Write to DXR(W3)
DXR to XSR copy(W2)
DXR to XSR copy(W3)
Write to DXR(W2)
W0
W1
W2
W3
Architecture
1233
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Multichannel Buffered Serial Port (McBSP)
Figure 25-41. Activity on McBSP Pins for the Possible Values of XMCM
(a) XMCM = 0: All channels enabled and unmasked
(b) XMCM = 1h, XPABLK = 0, XCERE0 = 0000 000Ah: Only channels 1 and 3 enabled and unmasked
(c) XMCM = 2h, XPABLK = 0, XCERE0 = 0000 000Ah: All channels enabled, only 1 and 3 unmasked
(d) XMCM = 3h, RPABLK = 0, XPABLK = x, RCERE0 = 0000 0008h, XCERE0 = 0000 000Ah: Receive channels: 1 and 3 enabled; transmit
channels: 1 and 3 enabled, but only 3 unmasked