DDR2/mDDR
Memory
Controller
LPSC #6
DDR
PHY
PLL1_SYSCLK1
2X_CLK
PLL0_SYSCLK2/2
VCLK
MCLK
DDR_CLK
DDR_CLK
On Chip
Peripheral Clocking
123
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Device Clocking
Figure 6-3. DDR2/mDDR Memory Controller Clocking Diagram
(1)
See
for explanation of POSTDIV divider modes.
Table 6-5. DDR2/mDDR Memory Controller MCLK Frequencies
OSCIN
Frequency
PLL1
Multiplier
Register
Setting
PLL1
Multiplier
Frequency
PLL1 Post
Divider
Mode
(1)
PLL1
POSTDIV
Output
Frequency
PLL1
PLLDIV1
Register
Setting
PLL1_SYSCLK1
MCLK
24
18h
600 MHz
Div2
300 MHz
8000h
300 MHz
150 MHz
24
15h
528 MHz
Div2
264 MHz
8000h
264 MHz
132 MHz
24
14h
504 MHz
Div2
252 MHz
8000h
252 MHz
126 MHz