![Texas Instruments AM1808 Technical Reference Manual Download Page 1146](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581146.webp)
Registers
1146
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Multichannel Audio Serial Port (McASP)
Table 24-14. Pin Data Input Register (PDIN) Field Descriptions
Bit
Field
Value
Description
31
AFSR
Logic level on AFSR pin.
0
Pin is logic low.
1
Pin is logic high.
30
AHCLKR
Logic level on AHCLKR pin.
0
Pin is logic low.
1
Pin is logic high.
29
ACLKR
Logic level on ACLKR pin.
0
Pin is logic low.
1
Pin is logic high.
28
AFSX
Logic level on AFSX pin.
0
Pin is logic low.
1
Pin is logic high.
27
AHCLKX
Logic level on AHCLKX pin.
0
Pin is logic low.
1
Pin is logic high.
26
ACLKX
Logic level on ACLKX pin.
0
Pin is logic low.
1
Pin is logic high.
25
AMUTE
Logic level on AMUTE pin.
0
Pin is logic low.
1
Pin is logic high.
24-16
Reserved
0
Reserved. The reserved bit location always returns the default value. A value written to this field has no
effect. If writing to this field, always write the default value for future device compatibility.
15-0
AXR[15-0]
Logic level on AXR[n] pin.
0
Pin is logic low.
1
Pin is logic high.