IO Wrap Register Map
1135
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.16.413 Register 818h (offset = 818h) [reset = 0h]
Figure 2-2676. Register 818h
7
6
5
4
3
2
1
0
SEL_INTPI_RXAB_DSA_GAIN_
0
POL_INTPI_RX
AB_DSA_GAIN
_0
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2692. Register 818 Field Descriptions
Bit
Field
Type
Reset
Description
2-1
SEL_INTPI_RXAB
_DSA_GAIN_0
R/W
0h
select control for intpi_rxab_dsa_gain_0. 0 indicates take from
parallel GPIO 1 indicates take from Serial LVDS GPIO 2
indicates take from Serdes GPIO
0-0
POL_INTPI_RXAB
_DSA_GAIN_0
R/W
0h
polarity control for intpi_rxab_dsa_gain_0. 0 indicates pass
through from GPIO when selected 1 indicates inverted signal
2.16.414 Register 819h (offset = 819h) [reset = 2h]
Figure 2-2677. Register 819h
7
6
5
4
3
2
1
0
OVR_SEL_INT
PI_RXAB_DSA
_GAIN_0
OVR_INTPI_R
XAB_DSA_GAI
N_0
R/W-1h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2693. Register 819 Field Descriptions
Bit
Field
Type
Reset
Description
1-1
OVR_SEL_INTPI_
RXAB_DSA_GAIN
_0
R/W
1h
control to select whether the input function
intpi_rxab_dsa_gain_0 needs to be overriden ot not. 1
indicates override.
0-0
OVR_INTPI_RXAB
_DSA_GAIN_0
R/W
0h
override value for ovr_sel_intpi_rxab_dsa_gain_0 is made
high
2.16.415 Register 81Ch (offset = 81Ch) [reset = 0h]
Figure 2-2678. Register 81Ch
7
6
5
4
3
2
1
0
SEL_INTPI_RXAB_DSA_GAIN_
1
POL_INTPI_RX
AB_DSA_GAIN
_1
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2694. Register 81C Field Descriptions
Bit
Field
Type
Reset
Description
2-1
SEL_INTPI_RXAB
_DSA_GAIN_1
R/W
0h
select control for intpi_rxab_dsa_gain_1. 0 indicates take from
parallel GPIO 1 indicates take from Serial LVDS GPIO 2
indicates take from Serdes GPIO
0-0
POL_INTPI_RXAB
_DSA_GAIN_1
R/W
0h
polarity control for intpi_rxab_dsa_gain_1. 0 indicates pass
through from GPIO when selected 1 indicates inverted signal