![Tews Technologies TPMC632 Series User Manual Download Page 8](http://html1.mh-extra.com/html/tews-technologies/tpmc632-series/tpmc632-series_user-manual_1093650008.webp)
TPMC632 User Manual Issue 1.0.6
Page 8 of 49
2 Technical Specification
PMC Interface
Mechanical Interface
PCI Mezzanine Card (PMC) Interface confirming to IEEE
P1386/P1386.1
Single Size
Electrical Interface
PCI Rev. 3.0 compliant
33 MHz or 66 MHz / 32 bit PCI
3.3V and 5V PCI Signaling Voltage
On Board Devices
PCI to PCI Express Bridge
PEX8112 (PLX Technology)
PCI Express Endpoint
Spartan-6 PCI Express Endpoint Block
User configurable FPGA
TPMC632-1xR: XC6SLX45T-2 (Xilinx)
TPMC632-2xR: XC6SLX100T-2 (Xilinx)
Configuration Flash
TPMC632-1xR: XCF16P (Xilinx)
TPMC632-2xR: XCF32P (Xilinx)
SPI-Flash
W25Q32 (Winbond) 32 Mbit (can be used for FPGA configuration)
W25Q32 (Winbond) 32 Mbit (contains TPMC632 FPGA Example)
DDR3 RAM
MT41J64M16 or MT41K64M16 (Micron) 64 Meg x 16 Bit
I/O Interface
Number of Channels
TPMC632-x0R: 64 ESD-protected TTL lines
TPMC632-x1R: 32 differential I/O lines
TPMC632-x2R: 32 TTL and 16 differential I/O lines
TPMC632-x3R: 32 M-LVDS I/O lines
TPMC632-x4R: 32 TTL and 16 M-LVDS I/O lines.
TTL signaling voltage level (maximum c/-32 mA),
EIA-422/-485 signaling level or
M-LVDS Standard (TIA/EIA-899)
I/O Connector
Front I/O HD68 SCSI-3 type Connector
(AMP 787082-7 or compatible)
PMC P14 I/O (64 pin Mezzanine Connector)
Physical Data
Power Requirements
Depends on FPGA design
With TPMC632 FPGA Example Design / without external load
typical @ +3.3V DC
typical @ +5.0V DC
Output
disable
enable
disable
drive low
TPMC632-x0R
860mA
900mA
<5mA
72mA
TPMC632-x1R
860mA
1600mA
<5mA
<5mA
TPMC632-x2R
860mA
1260mA
<5mA
36mA
TPMC632-x3R
640mA
640mA
<5mA
<5mA
TPMC632-x4R
860mA
980mA
<5mA
36mA