![Tews Technologies TPMC632 Series User Manual Download Page 18](http://html1.mh-extra.com/html/tews-technologies/tpmc632-series/tpmc632-series_user-manual_1093650018.webp)
TPMC632 User Manual Issue 1.0.6
Page 18 of 49
I/O Interface
4.6
Each of the 64 digital IO channels are realized with single ended or differential digital buffers. Each channel
provides an input; output and an output enable signal which is direct connected to the FPGA device.
The IO channels are accessible through the IO Bank 0, Bank 2 and Bank 3 of the Spartan-6 FPGA. The
subsequent table lists required I/O setting for correct interfacing.
Signal Name
Pin
Number
Direction
IO Standard
IO
Bank
Drive
[mA]
Slew
Rate
FPGA_IN<0>#
L4
INPUT
LVCMOS33
3
FPGA_IN<1>#
M3
INPUT
LVCMOS33
3
FPGA_IN<2>#
M4
INPUT
LVCMOS33
3
FPGA_IN<3>#
M5
INPUT
LVCMOS33
3
FPGA_IN<4>#
N4
INPUT
LVCMOS33
3
FPGA_IN<5>#
P3
INPUT
LVCMOS33
3
FPGA_IN<6>#
L1
INPUT
LVCMOS33
3
FPGA_IN<7>#
L3
INPUT
LVCMOS33
3
FPGA_IN<8>#
V17
INPUT
LVCMOS33
2
FPGA_IN<9>#
W18
INPUT
LVCMOS33
2
FPGA_IN<10>#
Y17
INPUT
LVCMOS33
2
FPGA_IN<11>#
V15
INPUT
LVCMOS33
2
FPGA_IN<12>#
W17
INPUT
LVCMOS33
2
FPGA_IN<13>#
Y18
INPUT
LVCMOS33
2
FPGA_IN<14>#
V2
INPUT
LVCMOS33
3
FPGA_IN<15>#
Y1
INPUT
LVCMOS33
3
FPGA_IN<16>#
Y14
INPUT
LVCMOS33
2
FPGA_IN<17>#
Y15
INPUT
LVCMOS33
2
FPGA_IN<18>#
B2
INPUT
LVCMOS33
0
FPGA_IN<19>#
C3
INPUT
LVCMOS33
0
FPGA_IN<20>#
A4
INPUT
LVCMOS33
0
FPGA_IN<21>#
D4
INPUT
LVCMOS33
0
FPGA_IN<22>#
H14
INPUT
LVCMOS33
0
FPGA_IN<23>#
D5
INPUT
LVCMOS33
0
FPGA_IN<24>#
E5
INPUT
LVCMOS33
0
FPGA_IN<25>#
E6
INPUT
LVCMOS33
0
FPGA_IN<26>#
A19
INPUT
LVCMOS33
0
FPGA_IN<27>#
F16
INPUT
LVCMOS33
0
FPGA_IN<28>#
A2
INPUT
LVCMOS33
0
FPGA_IN<29>#
D3
INPUT
LVCMOS33
0
FPGA_IN<30>#
B20
INPUT
LVCMOS33
0
FPGA_IN<31>#
F8
INPUT
LVCMOS33
0
FPGA_IN<32>#
H11
INPUT
LVCMOS33
0
FPGA_IN<33>#
H10
INPUT
LVCMOS33
0
FPGA_IN<34>#
G9
INPUT
LVCMOS33
0
FPGA_IN<35>#
G8
INPUT
LVCMOS33
0
FPGA_IN<36>#
B3
INPUT
LVCMOS33
0
FPGA_IN<37>#
A3
INPUT
LVCMOS33
0
FPGA_IN<38>#
A18
INPUT
LVCMOS33
0
FPGA_IN<39>#
B18
INPUT
LVCMOS33
0