
TAMC900 User Manual Issue 2.0.1
Page 57 of 71
13.2.9 Clock Mux Control Register (Address 0x11)
Bit
Symbol
Description
Access
Reset
Value
7
-
reserved for future use
R
0
6
-
reserved for future use
R
0
5
SEL_47 Select Clock for ADC 4 to 7
0 = route clock from crosspoint switch to ADCs
1 = route Clock from FPGA to ADCs
R/W 0
4
EN_47
Enable Clock outputs to ADC 4 to 7.
0 = disable
1 = enable
R/W 0
3 -
R
0
2 -
reserved for future use
R 0
1
SEL_03 Select Clock for ADC 0 to 3
0 = route clock from crosspoint switch to ADCs
1 = route Clock from FPGA to ADCs
R/W 0
0
EN_03
Enable Clock outputs to ADC 0 to 3.
0 = disable
1 = enable
R/W 0
Table 13-10: Clock Mux Control Register (Address 0x11)