
TAMC900 User Manual Issue 2.0.1
Page 30 of 71
6.3 Global Channel Configuration
This register controls global (high-level) operation settings. This includes top-level activation, deactivation
and trigger activation of certain channels.
The trigger activation bits have been implemented due to safety consideration. This prevents spurious
interrupt-processing while requiring arming a channel before using.
Bit
Symbol
Description
Access
Reset
Value
15 CATE7
14 CATE6
13 CATE5
12 CATE4
11 CATE3
10 CATE2
9 CATE1
8 CATE0
To activation a channel for processing a subsequent trigger
event the corresponding bit has to be set. The bit is reset
after an event has processed.
0 = channel
not
armed
1 = channel armed
R/W 0
7 CHEN7
6 CHEN6
5 CHEN5
4 CHEN4
3 CHEN3
2 CHEN2
1 CHEN1
0 CHEN0
A channel is enabled (CHENx) for internal processing if the
accompany bit is set. The configuration is done in the way
0 = disable channel
1 = enable channel
The channel numbers 0-7 matches the ADC numbers 0-7.
R/W 0
Table 6-3 : Global Channel Configuration Register (Address 0xC)
The channel trigger activation bits (CATx) are reset immediately after processing has started. It
can be re-enabled first if corresponding channel processing has been finished.
Activation of a channel via the register above should be done after the channel has been
configured correctly. Internal processing holds the corresponding channel processing logic in
reset state if the channel enable bit (CHENx) is not set.