Electrical characteristics
STM32L162VC, STM32L162RC
92/123
DocID022881 Rev 10
ODD bit value, digital contribution leads to a min of (I2SDIV/(2*ODD) and a max of
(ODD)/(2*ODD). Fs max is supported for each mode/condition.
Figure 23. I
2
S slave timing diagram (Philips protocol)
(1)
1. Measurement points are done at CMOS levels: 0.3 × V
DD
and 0.7 × V
DD
.
2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first
byte.
Figure 24. I
2
S master timing diagram (Philips protocol)
(1)
1. Guaranteed by characterization results.
2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first
byte.
&.,QSXW
&32/
&32/
WF&.
:6LQSXW
6'WUDQVPLW
6'UHFHLYH
WZ&.+
WZ&./
WVX:6
WY6'B67
WK6'B67
WK:6
WVX6'B65
WK6'B65
06%UHFHLYH
%LWQUHFHLYH
/6%UHFHLYH
06%WUDQVPLW
%LWQWUDQVPLW
/6%WUDQVPLW
DLE
/6%UHFHLYH
/6%WUDQVPLW
#+OUTPUT
#0/,
#0/,
TC#+
73OUTPUT
3$RECEIVE
3$TRANSMIT
TW#+(
TW#+,
TSU3$?-2
TV3$?-4
TH3$?-4
TH73
TH3$?-2
-3"RECEIVE
"ITNRECEIVE
,3"RECEIVE
-3"TRANSMIT
"ITNTRANSMIT
,3"TRANSMIT
AIB
TF#+
TR#+
TV73
,3"RECEIVE
,3"TRANSMIT