Revision History
STM32L162VC, STM32L162RC
118/123
DocID022881 Rev 10
06-Feb-2013
3
Removed AHB1/AHB2 and corrected typo on APB1/APB2 in
Figure 1:
Ultra-low-power STM32L162xC block diagram
Updated “OP amp” line in
Table 4: Functionalities depending on the
working mode (from Run/active down to standby)
Added IWDG and WWDG rows in
Table 4: Functionalities depending
on the working mode (from Run/active down to standby)
Updated address range in
Table 7: Internal voltage reference
measured values
The comment "HSE = 16 MHz(2) (PLL ON for fHCLK above 16 MHz)"
replaced by "fHSE = fHCLK up to 16 MHz included, fHSE = fHCLK/2
above 16 MHz (PLL ON)(2)” in table
Table 19: Current consumption in
Sleep mode
Updated Stop mode current to
1.5 µA
in
Ultra-low-power platform
Replaced BGA132 by UFBGA132 in
Figure 4: STM32L162QC
UFBGA132 ballout.
Updated entire
Section 7: Package characteristics
Updated
Figure 25: Typical connection diagram using the ADC
and
definition of symbol “R
AIN
” in
Table 55: ADC characteristics
Removed first sentence in
Section : I2C interface characteristics
19-Jul-2013
4
Removed STM32L162QC and STM32L162ZC part numbers including
all associated features.
Updated dThreshold/dt conditions in
Table 62: Comparator 2
characteristics
.
Updated
Figure 8: Power supply scheme
.
Updated
Figure 34: Thermal resistance
.
Updated PH0-OSC_IN and PH1-OSC_OUT type in
Figure 9:
STM32L162xC pin definitions
.
Added
Section 6.1.7: Optional LCD power supply scheme
.
Updated I
DD
(WU from Standby) unit in
Table 23: Typical and
maximum current consumptions in Standby mode
.
Updated
Figure 6: Pin loading conditions
.
Updated
Figure 7: Pin input voltage
.
Updated
Figure 14: Typical application with a 32.768 kHz crystal
.
Updated
Figure 16: Recommended NRST pin protection
.
Updated
Figure 17: I2C bus AC waveforms and measurement circuit
.
Table 72. Document revision history (continued)
Date
Revision
Changes