LS_Analog to digital convertor (ADC)
RM0082
646/844
Doc ID 018672 Rev 1
29.5 Register
description
29.5.1 ADC_STATUS_REG
register
The ADC_STATUS_REG is a RW register reporting the ADC status. This register can be
written to only if both bit[8], CONVERSION READY, and bit[0], ENABLE, of the same
register are set to ‘b0.
CH6_CTRL
0x0028
4
4’h0
R/W
Channel 6 control register
(enhanced mode)
CH7_CTRL
0x002C
4
4’h0
R/W
Channel 7 control register
(enhanced mode)
CH0_DATA
0x0030
11
11’h0
RO
Channel 0 Data register
(Enhanced mode)
CH1_DATA
0x0034
11
11’h0
RO
Channel 1 Data register
(Enhanced mode)
CH2_DATA
0x0038
11
11’h0
RO
Channel 2 Data register
(Enhanced mode)
CH3_DATA
0x003C
11
11’h0
RO
Channel 3 Data register
(Enhanced mode)
CH4_DATA
0x0040
11
11’h0
RO
Channel 4 Data register
(Enhanced mode)
CH5_DATA
0x0044
11
11’h0
RO
Channel 5 Data register
(Enhanced mode)
CH6_DATA
0x0048
11
11’h0
RO
Channel 6 Data register
(Enhanced mode)
CH7_DATA
0x004C
11
11’h0
RO
Channel 7 Data register
(Enhanced mode)
Table 575.
ADC registers summary (continued)
Register name
Offset
SIZE
[bit]
Reset
value
Type
Description
Table 576.
ADC_STATUS_REG register
Bit
Name
Reset
value
(1)
Type
Description
[15:14]
-
-
-
reserved
[13]
HIGH RESOLUTION
1‘h0
RW
Enable HIGH Resolution (16 bit) output
1’b0 - Normal output (10 bit)
1’b1 - High Res. output (16 bit)