RM0082
DDR memory controller (MPMC)
Doc ID 018672 Rev 1
175/844
10.13.46 MEM43_CTL
register
10.13.47 MEM44_CTL
register
10.13.48 MEM45_CTL
register
Table 119.
MEM43_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:26] -
-
-
Reserved. Read undefined. Write should be
zero.
[25:16]
AHB1_PRIORITY
_RELAX
0x000
0x000 - 0x3FF
Counter value to trigger priority relax on port
1.
[15:10] -
-
-
Reserved. Read undefined. Write should be
zero.
[09:00]
AHB0_PRIORITY
_RELAX
0x000
0x000 - 0x3FF
Counter value to trigger priority relax on port
0.
Table 120.
MEM44_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:26] -
-
-
Reserved. Read undefined. Write should
be zero.
[25:16]
AHB3_PRIORITY_
RELAX
0x000
0x000 - 0x3FF
Counter value to trigger priority relax on
port 3.
[15:10] -
-
-
Reserved. Read undefined. Write should
be zero.
[09:00]
AHB2_PRIORITY_
RELAX
0x000
0x000 - 0x3FF
Counter value to trigger priority relax on
port 2.
Table 121.
MEM45_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:10] -
-
-
Reserved. Read undefined. Write should be
zero.
[09:00]
AHB4_PRIORITY
_RELAX
0x000
0x000 - 0x3FF
Counter value to trigger priority relax on port
4.