RM0082
DDR memory controller (MPMC)
Doc ID 018672 Rev 1
147/844
MEM35_CTL
0x0000023F
MEM90_CTL
0x00000000
MEM36_CTL
0x00050A00
MEM91_CTL
0x00000000
MEM37_CTL
0x0D000000
MEM92_CTL
0x00000000
MEM38_CTL
0x00001302
MEM93_CTL
0x00000000
MEM39_CTL
0x00001E1E
MEM94_CTL
0x00000000
MEM40_CTL
0x7F000000
MEM95_CTL
0x00000000
MEM41_CTL
0x005F0000
MEM96_CTL
0x00000000
MEM42_CTL
0x2B050E00
MEM97_CTL
0x00000000
MEM43_CTL
0x00640064
MEM98_CTL
0x00000000
MEM44_CTL
0x00640064
MEM99_CTL
0x00000000
MEM45_CTL
0x00000064
MEM100_CTL
0x01010001
MEM46_CTL
0x00000000
MEM101_CTL
0x01000000
MEM47_CTL
0x00200020
MEM102_CTL
0x00000001
MEM48_CTL
0x00200020
MEM103_CTL
0x00000000
MEM49_CTL
0x00200020
MEM104_CTL
0x00000000
MEM50_CTL
0x00200020
MEM105_CTL
0x00000000
MEM51_CTL
0x00200020
MEM106_CTL
0x00000000
MEM52_CTL
0x00000000
MEM107_CTL
0x00860000
MEM53_CTL
0x00000000
MEM108_CTL
0x00000002
MEM54_CTL
0x00000A24
Table 75.
MT46H6M16LF-6(Low Power DDR @166 MHz cl3) initialization table
Register name
Value
Register n ame
Value
MEM0_CTL
0x03030301
MEM55_CTL
0x00000000
MEM1_CTL
0x00000303
MEM56_CTL
0x2D890000
MEM2_CTL
0x01000000
MEM57_CTL
0x00180018
MEM3_CTL
0x00000001
MEM58_CTL
0x00000000
MEM4_CTL
0x00000001
MEM59_CTL
0x00000022
MEM5_CTL
0x01000000
MEM60_CTL
0x00000000
MEM6_CTL
0x00010001
MEM61_CTL
0x00000000
MEM7_CTL
0x00000100
MEM62_CTL
0x00000000
MEM8_CTL
0x00010001
MEM63_CTL
0x00000000
MEM9_CTL
0x01020003
MEM64_CTL
0x00000000
MEM10_CTL
0x01000102
MEM65_CTL
0x003A0000
MEM11_CTL
0x02000102
MEM66_CTL
0x0030003A
Table 74.
MT47H128M8-3 (DDR2@333 MHz cl5) initialization table (continued)
Register name
Value
Register name
Value