DocID025202 Rev 7
148/1080
RM0365
Reset and clock control (RCC)
154
9.4.12 Clock
configuration register 2 (RCC_CFGR2)
Address: 0x2C
Reset value: 0x0000 0000
Access: no wait states, word, half-word and byte access
Bit 18
IOPBRST:
I/O port B reset
Set and cleared by software.
0: No effect
1: Reset I/O port B
Bit 17
IOPARST:
I/O port A reset
Set and cleared by software.
0: No effect
1: Reset I/O port A
Bit 16
IOPHRST:
I/O port H reset (Only on STM32F302xDxE).
Set and cleared by software.
0: No effect
1: Reset I/O port H
Bits 15:6 Reserved, must be kept at reset value.
Bit 5
FMCRST:
FMC reset (Only on STM32F302xDxE).
Set and cleared by software.
0: No effect
1: Reset FMC
Bits 4:0 Reserved, must be kept at reset value.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res
Res
Res
Res
Res
Res
Res
ADC12PRES[4:0]
PREDIV[3:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw