DocID025202 Rev 7
136/1080
RM0365
Reset and clock control (RCC)
154
9.4.5 APB1
peripheral
reset register (RCC_APB1RSTR)
Address offset: 0x10
Reset value: 0x0000 0000
Access: no wait state, word, half-word and byte access
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res
I2C3
RST
DAC1
RST
PWR
RST
Res
Res
CAN
RST
Res
USB
RST
I2C2
RST
I2C1
RST
UART5
RST
UART4
RST
USART3
RST
USART2
RST
Res
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPI3
RST
SPI2
RST
Res
Res
WWDG
RST
Res
Res
Res
Res
Res
Res
TIM6
RST
Res
TIM4
RST
TIM3
RST
TIM2
RST
rw
rw
rw
rw
rw
rw
rw
Bit 31 Reserved, must be kept at reset value.
Bit 30
I2C3RST:
I2C3 reset
Set and cleared by software.
0: No effect
1: Reset I2C3
Bit 29
DAC1RST:
DAC1 interface reset
Set and cleared by software.
0: No effect
1: Reset DAC1 interface
Bit 28
PWRRST:
Power interface reset
Set and cleared by software.
0: No effect
1: Reset power interface
Bits 27:26 Reserved, must be kept at reset value.
Bit 25
CANRST:
CAN reset
Set and reset by software.
0: does not reset the CAN
1: resets the CAN
Bit 24 Reserved, must be kept at reset value
Bit 23
USBRST:
USB reset
Set and reset by software.
0: does not reset USB
1: resets USB
Bit 22
I2C2RST:
I2C2 reset
Set and cleared by software.
0: No effect
1: Reset I2C2
Bit 21
I2C1RST:
I2C1 reset
Set and cleared by software.
0: No effect
1: Reset I2C1