DocID025202 Rev 7
118/1080
RM0365
Reset and clock control (RCC)
154
or APB2 subsystem clocks are not divided by more than 2 cumulatively.
3. The ADC clock can be derived from the AHB clock of the ADC bus interface, divided by a programmable
factor (1, 2 or 4). When the programmable factor is ‘1’, the AHB prescaler must be equal to ‘1’.
Figure 14. STM32F302x6/8 clock tree
1. For full details about the internal and external clock source characteristics, please refer to the “Electrical characteristics”
section in your device datasheet.
2. TIM1 can be clocked from the PLL running at 144 MHz when the system clock source is the PLL and AHB or APB2
subsystem clocks are not divided by more than 2 cumulatively.
3. The ADC clock can be derived from the AHB clock of the ADC bus interface, divided by a programmable factor (1, 2 or 4).
0+]
+6(26&
26&B,1
26&B287
26&B,1
26&B287
0+]
+6,5&
,:'*&/.
WR,:'*
3//
[[
[
3//08/
0&2
$+%
3//&/.
+6,
+6(
$3%
SUHVFDOHU
+&/.
3//&/.
WR$+%EXVFRUH
PHPRU\DQG'0$
/6(
/6,
+6,
+6,
+6(
WR57&
3//65&
6:
0&2
6<6&/.
57&&/.
57&6(/>@
6<6&/.
WR7,0
,I$3%SUHVFDOHU
[HOVH[
)/,7)&/.
WR)ODVKSURJUDPPLQJLQWHUIDFH
/6,
WR,&[[
WR86$57
/6(
+6,
6<6&/.
3&/.
6<6&/.
+6,
3&/.
069
WR,6[[
WRFRUWH[6\VWHPWLPHU
)+&/.&RUWH[IUHH
UXQQLQJFORFN
WR$3%SHULSKHUDOV
$+%
SUHVFDOHU
&66
/6(26&
N+]
/6,5&
N+]
$3%
SUHVFDOHU
,I$3%SUHVFDOHU
[HOVH[
3&/.
WR$3%SHULSKHUDOV
7,0
$'&
3UHVFDOHU
WR$'&
$'&
3UHVFDOHU
,665&
6<6&/.
([WFORFN
,6B&.,1
[
86%&/.
WR86%LQWHUIDFH
86%
SUHVFDOHU
0DLQFORFN
RXWSXW
0&235(
3//12',9