
RM0453 Rev 2
71/1454
RM0453
76
2.6.2
Memory map and register boundary addresses
Figure 3. Memory map
Any memory area not allocated to on-chip memories and peripherals is considered
“Reserved”.
MSv60754V1
SRAM1
1)
0x4000 0000
APB1
APB2
AHB1
2)
AHB2
0x4001 0000
0x4800 0000
Peripherals
CPU1
internal
peripherals
0xFFFF FFFF
SRAM
0x2000 0000
System Flash
OTP area
0x1FFF 7000
0x1FFF 7400
0x1FFF 7800
Option Bytes
SRAM2
1)
0x1000 0000
0x1000 7FFF
0x2000 8000
0x2000 FFFF
AHB3
2)
0x5800 0000
APB3
2)
CODE
0x4000 0000
0xE000 0000
0x2000 0000
0x0000 0000
SRAM2
1)3)
Reserved
Flash
1)
Reserved
Reserved
Reserved
CPU1
Flash, system
memory or
SRAM1,
depending on
BOOT
configuration
Reserved
0x0800 0000
0x0803 FFFF
0x0000 0000
0x0003 FFFF
Reserved
CPU2
internal
peripherals
CPU2
Flash, system
memory, SRAM1
or SRAM2,
depending on
BOOT and SBRV
configuration
0x5801 FFFF
0x5801 0000
0x4802 0000
1) Part or all of the memory can be made secure via User Option, granting
only exclusive access to the CPU2.
2) Some peripherals can be made secure, granting only exclusive access to
the CPU2.
3) SRAM2 at these address is only accessible by the CPU1.