
Digital filter for sigma delta modulators (DFSDM)
RM0351
746/1830
DocID024597 Rev 5
24.8.13 DFSDM
Extremes
detector maximum register
(DFSDM_FLTxEXMAX)
Address offset: 0x130 + 0x80 * x, x = 0...3
Reset value: 0x8000 0000
24.8.14 DFSDM Extremes detector minimum register
(DFSDM_FLTxEXMIN)
Address offset: 0x134 + 0x80 * x, x = 0...3
Reset value: 0x7FFF FF00
Bits 31:16 Reserved, must be kept at reset value.
Bits 15:8
CLRAWHTF[7:0]
: Clear the analog watchdog high threshold flag
CLRAWHTF[y]=0: Writing ‘0’ has no effect
CLRAWHTF[y]=1: Writing ‘1’ to position y clears the corresponding AWHTF[y] bit in the
DFSDM_FLTxAWSR register
Bits 7:0
CLRAWLTF[7:0]
: Clear the analog watchdog low threshold flag
CLRAWLTF[y]=0: Writing ‘0’ has no effect
CLRAWLTF[y]=1: Writing ‘1’ to position y clears the corresponding AWLTF[y] bit in the
DFSDM_FLTxAWSR register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
EXMAX[23:8]
r1
r0
r0
r0
r0
r0
r0
r0
r0
r0
r0
r0
r0
r0
r0
r0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EXMAX[7:0]
Res.
Res.
Res.
Res.
Res.
EXMAXCH[2:0]
r0
r0
r0
r0
r0
r0
r0
r0
r
r
r
Bits 31:8
EXMAX[23:0]
: Extremes detector maximum value
These bits are set by hardware and indicate the highest value converted by DFSDM_FLTx.
EXMAX[23:0] bits are reset to value (0x800000) by reading of this register.
Bits 7:3 Reserved, must be kept at reset value.
Bits 2:0
EXMAXCH[2:0]
: Extremes detector maximum data channel.
These bits contains information about the channel on which the data is stored into EXMAX[23:0].
Bits are cleared by reading of this register.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
EXMIN[23:8]
r 0
r1
r1
r1
r1
r1
r1
r1
r1
r1
r1
r1
r1
r1
r1
r1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EXMIN[7:0]
Res.
Res.
Res.
Res.
Res.
EXMINCH[2:0]
r1
r1
r1
r1
r1
r1
r1
r1
r
r
r