
Flexible static memory controller (FSMC)
RM0351
436/1830
DocID024597 Rev 5
Figure 46. ModeC write access waveforms
The differences compared with Mode1 are the toggling of NOE and the independent read
and write timings.
Table 80. FMC_BCRx bit fields
Bit number
Bit name
Value to set
31:22
Reserved
0x000
21
WFDIS
As needed (this bit is reserved for STM32L475xx/476xx/486xx
devices)
20
CCLKEN
As needed
19
CBURSTRW
0x0 (no effect in asynchronous mode)
18:16
CPSIZE
0x0 (no effect in asynchronous mode)
15
ASYNCWAIT
Set to 1 if the memory supports this feature. Otherwise keep at 0.
14 EXTMOD
0x1
13
WAITEN
0x0 (no effect in asynchronous mode)
12
WREN
As needed
11
WAITCFG
Don’t care
10
Reserved
0x0
9
WAITPOL
Meaningful only if bit 15 is 1
8 BURSTEN
0x0
7 Reserved
0x1
6 FACCEN
0x1
5:4 MWID
As
needed
06Y9
$>@
12(
$''6(7
'$7$67
0HPRU\WUDQVDFWLRQ
1([
'>@
+&/.F\FOHV
+&/.F\FOHV
1:(
1$'9
GDWDGULYHQE\)0&
+&/.