
Flexible static memory controller (FSMC)
RM0351
428/1830
DocID024597 Rev 5
Figure 39. Mode1 write access waveforms
The one HCLK cycle at the end of the write transaction helps guarantee the address and
data hold time after the NWE rising edge. Due to the presence of this HCLK cycle, the
DATAST value must be greater than zero (DATAST > 0).
Table 72. FMC_BCRx bit fields
Bit number
Bit name
Value to set
31:22
Reserved
0x000
21
WFDIS
As needed (this bit is reserved for STM32L475xx/476xx/486xx
devices)
20
CCLKEN
As needed
19
CBURSTRW
0x0 (no effect in asynchronous mode)
18:16
CPSIZE
0x0 (no effect in asynchronous mode)
15
ASYNCWAIT
Set to 1 if the memory supports this feature. Otherwise keep at 0.
14
EXTMOD
0x0
13
WAITEN
0x0 (no effect in asynchronous mode)
12
WREN
As needed
11
Reserved
0x0
10
Reserved
0x0
9
WAITPOL
Meaningful only if bit 15 is 1
8 BURSTEN
0x0
7 Reserved
0x1
6 FACCEN
Don’t
care
$>@
12(
$''6(7
'$7$67
0HPRU\WUDQVDFWLRQ
1([
'>@
+&/.F\FOHV
+&/.F\FOHV
1:(
1%/>@
GDWDGULYHQE\)0&
069
+&/.