
Figure 23.
Octo-SPI interconnection example
STM32H7
PC11
OCSPI1_NCS
OCSPI1_CLK
OCSPI1_IO0….IO7
VDD
R
PU
10k
VDD
Octo-SPI memory
CK
DQ[0:7]
CS
RESET#
NRST
VDD
V
CC
22
VDD
VDD
optional
8 bits
x8
CK#
22
OCSPI1_NCLK
OCSPI1_DQS
OCTOSPI1
OCTOSPI2
RWDS (=DQSM)
RSTO
INT
GPIO
GPIO
Port1
Port2
PG12
OCSPI2_NCS
PF4
OCSPI2_CLK
OCSPI2_IO0….IO7
VDD
R
PU
10k
VDD
Octo-SPI memory
CK
DQ[0:7]
CS
RESET#
VDD
V
CC
optional
8 bits
x8
PF5
CK#
22
OCSPI2_NCLK
PG15
OCSPI2_DQS
RWDS (=DQSM)
RSTO
INT
GPIO
GPIO
22
PC5
PB2
PB12
PD11/PC10/PE2/PA1
PC1/PE8/PE9/PE10
PF0/PF1/PF2/PF3
PG0/PG1/ PG10/PG11
O
C
T
OSPI I/
O Mana
ger (OCT
OSPIM)
AN5419
High speed signal layout
AN5419
-
Rev 2
page 39/50