
System reset
UM0404
DocID13284 Rev 2
Figure 202. SW / WDT bidirectional RESET(EA
=
1)
P0[15:13]
not transparent
RSTF
P0[12:8]
transparent
not t.
P0[1:0]
not t.
not transparent
RST
1024 TCL
RSTOUT
(After Filter)
RSTIN
≤
500 ns
≥
50 ns
≤
500 ns
≥
50 ns
IBUS-CS
7 TCL
FLARST
≤
1 ms
≤
2 TCL
(Internal)
P0[7:2]
not transparent