- SS-HQ1 Application Notes -
Ver.1.0.0 January 7, 2005
183
12.1.6. ITU-REC656
TRC settings
When ITU-REC656-compliant output is set, a timing reference code (TRC) indicating the horizontal and
vertical blanking periods is multiplexed and output with the Y/Cr/Cb data.
The SS-HQ1 uses the following ITU-REC-compliant codes as codes for the TRC fourth word.
Table 12.1-5 ITU-REC656 TRC(Fourth word)
7bit
6bit
5bit
4bit
3bit
2bit
1bit
0bit
1fixed
F
V
H
P3
P2
P1
P0
HEX
1 0 0 0 0 0 0 0
80[h]
1 0 0 1 1 1 0 1
9D[h]
1 0 1 0 1 0 1 1
AB[h]
1 0 1 1 0 1 1 0
B6[h]
1 1 0 0 0 1 1 1
C7[h]
1 1 0 1 1 0 1 0
DA[h]
1 1 1 0 1 1 0 0
EC[h]
1 1 1 1 0 0 0 1
F1[h]
F=0 Field 1 period
F=1 Field 2 period
V=0 Active video period
V=1 Vertical blanking period
H=0 SAV(Start of Active Video)
H=1 EAV(End of Active Video)
P0-P3: Error correction bits
The following table summarizes the serial settings related to TRC settings.
Table 12.1-6 Serial Settings Related to TRC Output
Parameter
Description
EAVSTAL CAT10_Byte2_bit0-7(LSB)
EAVSTAM CAT10_Byte3_bit0-2(MSB)
Variable EAV start position setting
Variable value:1[h] = 1dck
SAVSTAL CAT10_Byte4_bit0-7(LSB)
SAVSTAM CAT10_Byte5_bit0-2(MSB)
Variable SAV start position setting
Variable value:1[h] = 1dck
FLD1FSTA CAT10_Byte6_bit0-2
Field 1 valid video period start position setting
Variable value:1[h] = 1DHD
FLD1VSTA CAT10_Byte6_bit3-7
Field 1 vertical blanking period start position setting
Variable value:1[h] = 1DHD
FLD2FSTA CAT10_Byte7_bit0-2
Field 2 valid video period start position setting
Variable value:1[h] = 1DHD
FLD2VSTA CAT10_Byte7_bit3-7
Field 2 vertical blanking period start position setting
Variable value:1[h] = 1DHD