CXD5602 User Manual
-
896/1010
-
3.13.3.2
Clock Reset Generator
The following shows the clock system diagram.
CK
GATE
CK
GATE
CK
GATE
CK
GATE
CK
GATE
SPI4
SSPCLK
CK_APP
1/M
CK
GATE
N/M
0
3
2
1
RCOSC
SYSPLL
XOSC
RTC_CLK_IN
(32.768kHz)
0
3
2
1
0
1
1/2
1/3
1/4
1/5
APP_CKSEL.STAT_APP_CLK_SEL4
APP_CKSEL.STAT_SP_CLK_SEL4
APP_CKSEL.APP_PLL_DIV5
CK
GATE
APP_CKEN.APP
CK
GATE
PCLK
UART
UARTCLK
PCLK
SPI5
SSPCLK
PCLK
2D Graphics
IMG_CLK_AHB
CIS I/F
IDMAC
HCLK
ADMAC
HCLK
Crypto
eMMC
MMC_I_HCLK
USB
USBD_CLK_32K_I
USBD_SYS_CLK_I
SDIO
1/M
1/M
N/M
1/2
Pulse width
conversion
CK
GATE
CK
GATE
CK
GATE
CLK_IN
HCLK
CK
GATE
CK
GATE
CLK_AHB/APB
CK
GATE
AUDIO
CK
GATE
CLK_AHB
ADSP
CK
GATE
GEAR_IMG_UART.gear_n_uart
GEAR_IMG_UART.gear_m_uart
1/M
CK
GATE
GEAR_IMG_SPI.gear_n_spi
GEAR_IMG_SPI.gear_m_spi
1/M
CK
GATE
GEAR_IMG_WSPI.gear_n_wspi
GEAR_IMG_WSPI.gear_m_wspi
CK_GATE_AHB.ck_gate_img
CK_GATE_AHB.ck_gate_kaki
CK_GATE_AHB.ck_gate_sake
CK_GATE_AHB.ck_gate_dmac
CK_GATE_AHB.ck_gate_aud
CK_GATE_AHB.ck_gate_dsp0-5
CK_GATE_AHB.ck_gate_mmc
CK_GATE_AHB.ck_gate_sdio
GEAR_PER_SDIO.gear_m_sdio
CK_GATE_AHB.ck_gate_usb
GEAR_PER_USB.gear_n_usb
GEAR_M_IMG_VENB
GEAR_N_IMG_VENB
CK
GATE
GEAR_PER_SDIO.gear_n_sdio
GEAR_AHB
CK
GATE
GEAR_PER_USB.gear_n_usb
VideoTG
P1x_00(MCLK)
0
3
2
1
1/M
CK_APP_MCLK
APP_CKSEL.AU_MCK
APP_DIV.AU_MCLK
MCLK
APP_CKEN.MCLK
CK
GATE
Reserved
0
3
2
1
CKDIV_CPU_DSP_BUS.CK_M0
0
3
2
1
0
1
1/2
1/3
1/4
1/5
CKSEL_ROOT.RFPLL1_STAT_CLK_SEL4
CKDIV_CPU_DSP_BUS.CK_AHB
CKSEL_ROOT.STAT_CLK_SEL4
CK
GATE
APP_CKEN.AHB
CKSEL_ROOT.CPU_PLL_DIV5
1/M
1/M
ck_cpu_bus
ck_ahb_gear
CK_APP_AHB
Figure APP-102 Application Domain Clock System
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...