SN32F760 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 174
Version 2.0
14.11.21
USART n Synchronous Mode Control Register
(USARTn_SYNCCTRL) (n=0,1)
Address Offset: 0x48
This register controls the synchronous mode. When this mode is in effect, the USART generates or receives a bit clock
on the SCLK pin and applies it to transmit and receive shift registers.
Synchronous mode should not be used with smart card mode.
Bit
Name
Description
Attribute
Reset
31:3
Reserved
R
0
2
CPHA
Clock phase for edge sampling.
0: Sample on the rising edge of SCLK
1: Sample on the falling edge of SCLK
R/W
0
1
CPOL
Clock polarity selection bit
0: SCLK idles at Low level.
1: SCLK idles at High level.
R/W
0
0
Reserved
R
0