SN32F280 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 98
Version 1.1
Bit
Name
Description
Attribute
Reset
31:19
Reserved
R
0
18:0
IE[18:0]
These bits allow control over which A/D channels generate interrupts for
conversion completion. When bit x is one, completion of a conversion on
AIN x will generate an interrupt.
R/W
0
7.5.4 ADC Raw Interrupt Status register (ADC_RIS)
Address offset: 0x10
Bit
Name
Description
Attribute
Reset
31:19
Reserved
R
0
18:0
EOCIF[18:0]
ADC raw interrupt flag. (x = 0 to 18).
0: Read
No interrupt on AINx
Write
W
rite “0” to the corresponding bit will clear the bit and reset the
Interrupt if the corresponding IE bit is set.
1: Interrupt requirements (AINx finishes conversion) met on AINx.
R/W
0