SN32F280 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 124
Version 1.1
10
MR3RST
Enable reset TC when MR3 matches TC.
0: Disable
1: Enable
R/W
0
9
MR3IE
Enable generating an interrupt based on CM[2:0] when MR3 matches the
value in the TC.
0: Disable
1: Enable
R/W
0
8
MR2STOP
Stop MR2: TC and PC will stop and CEN bit will be cleared if MR2 matches
TC.
0: Disable
1: Enable
R/W
0
7
MR2RST
Enable reset TC when MR2 matches TC.
0: Disable
1: Enable
R/W
0
6
MR2IE
Enable generating an interrupt based on CM[2:0] when MR2 matches the
value in the TC.
0: Disable
1: Enable
R/W
0
5
MR1STOP
Stop MR1: TC and PC will stop and CEN bit will be cleared if MR1 matches
TC.
0: Disable
1: Enable
R/W
0
4
MR1RST
Enable reset TC when MR1 matches TC.
0: Disable
1: Enable
R/W
0
3
MR1IE
Enable generating an interrupt based on CM[2:0] when MR1 matches the
value in the TC.
0: Disable
1: Enable
R/W
0
2
MR0STOP
Stop MR0: TC and PC will stop and CEN bit will be cleared if MR0 matches
TC.
0: Disable
1: Enable
R/W
0
1
MR0RST
Enable reset TC when MR0 matches TC.
0: Disable
1: Enable
R/W
0
0
MR0IE
Enable generating an interrupt based on CM[2:0] when MR0 matches the
value in the TC.
0: Disable
1: Enable
R/W
0
10.8.9 CT16Bn Match Control register (CT16Bn_MCTRL) (n=3,4)
Address Offset: 0x14
Note: When the dead-band function is enabled in Center-aligned mode, and MR9RST=1, CT16Bn_PWMxN
will always output “0”
Note: When the dead-band function is enabled
- System will reset TC refer to MR9RST ONLY in Up-counting mode
- In Down counting mode, TC[15:0] will be reloaded from CT16Bn_MR9 after resetting counter
- System will reset TC refer to MR9RST ONLY in Center-aligned mode
Bit
Name
Description
Attribute
Reset
31:24
PWMKEY[7:0]
PWM register key.
Read as 0. When writing to the register you must write 0x5A to PWMKEY,
otherwise behaviour of writing to the register is ignored.
W
0
23
MR9STOP
Stop MR9: TC and PC will stop and CEN bit will be cleared if MR9 matches
TC.
0: Disable
1: Enable
R/W
0
22
MR9RST
Enable reset TC when MR9 matches TC.
0: Disable
R/W
0