Table 5.8. LVCMOS Clock Output Specifications
(V
DD
= V
DDA
= V
DD_DIG
= V
DD_XTAL
= 1.8 V to 3.3 V +10%/-5%, V
DDO
= 1.8 V ±5%, 2.5 V ±5%, or 3.3 V ±5%, T
A
= –40 to 85 °C)
Parameter
Symbol
Test Condition
Min
Typ
Max
Units
Frequency
fout
1.8-3.3 V CMOS
5
—
170
MHz
1.5 V CMOS
5
—
133.33
MHz
Rise/Fall Time, 3.3 V
(20-80%)
t
R
/t
F
50 Ω impedance, 5”
trace, CL = 4 pf
—
0.5
0.8
ns
Rise/Fall Time, 2.5 V
(20-80%)
t
R
/t
F
50 Ω impedance, 5”
trace CL = 4 pf
—
0.6
0.95
ns
Rise/Fall Time, 1.8 V
(20-80%)
t
R
/t
F
50 Ω impedance, 5”
trace CL = 4 pf
—
0.75
1.3
ns
Rise/Fall Time, 1.5 V
(20-80%)
t
R
/t
F
50 Ω impedance, 5”
trace CL = 4 pf
—
0.9
1.3
ns
CMOS Output Resistance
(Single Strength)
3.3 V
—
46
—
Ω
2.5 V
—
48
—
Ω
1.8 V
—
53
—
Ω
1.5 V
—
58
—
Ω
CMOS Output Resistance
(Double Strength)
3.3 V
—
23
—
Ω
2.5 V
—
24
—
Ω
1.8 V
—
27
—
Ω
1.5 V
—
29
—
Ω
CMOS Output Voltage
V
OH
–4 mA load
VDDO-0.3
—
—
V
V
OL
4 mA load
—
—
0.3
V
Duty Cycle
DC
XO and PLL mode
45
—
55
%
Si5332 Data Sheet • Electrical Specifications
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
28
Rev. 1.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • November 16, 2021
28