S i 5 3 2 4
10
Preliminary Rev. 0.3
Figure 4. Si5324 Typical Application Circuit (I
2
C Control Mode)
Figure 5. Si5324 Typical Application Circuit (SPI Control Mode)
GND PA
D
Si5324
INT_C1B
C2B
LOL
RST
CKOUT1–
VDD
GN
D
Ferrite
Bead
System
Power
Supply
C
1
C
2
C
3
Serial Data
Serial Clock
Reset
Interrupt/CKIN_1 Invalid Indicator
CKIN_2 Invalid Indicator
PLL Loss of Lock Indicator
Clock Outputs
CKOUT2–
SDA
SCL
I2C Interface
Serial Port Address
A[2:0]
CMODE
Control Mode (L)
100
0.1 µF
0.1 µF
+
–
100
0.1 µF
0.1 µF
+
–
C
4
0.1 µF
0.1 µF
0.1 µF
1 µF
Clock Select/Clock Active
CS_CA
1. Assumes differential LVPECL termination (3.3 V) on clock inputs.
2. Denotes tri-level input pins with states designated as L (ground), M (VDD/2), and H (VDD).
Notes:
XA
XB
Option 2:
0.1 µF
Refclk–
0.1 µF
RATE[1:0]
2
Crystal/Ref Clk Rate
V
DD
15 k
15 k
XA
XB
Crystal
Option 1:
Input
Clock
Sources*
CKIN2+
CKIN2–
130
130
82
82
V
DD
= 3.3 V
130
130
82
82
V
DD
= 3.3 V
CKIN1+
CKIN1–
GND PAD
Si5324
RST
CKOUT1–
VDD
GN
D
Ferrite
Bead
System
Power
Supply
C
1
C
2
C
3
Reset
Clock Outputs
CKOUT2–
CMODE
Control Mode (H)
CKIN2+
CKIN2–
100
0.1 µF
0.1 µF
+
–
100
0.1 µF
0.1 µF
+
–
C
4
0.1 µF
0.1 µF
0.1 µF
1 µF
CKIN1+
CKIN1–
INT_C1B
C2B
SPI Interface
LOL
Interrupt/CLKIN_1 Invalid Indicator
CLKIN_2 Invalid Indicator
PLL Loss of Lock Indicator
Serial Data Out
Serial Data In
SDO
SDI
Serial Clock
SCLK
Slave Select
SS
Clock Select/Clock Active
CS_CA
G
ND PAD
1. Assumes differential LVPECL termination (3.3 V) on clock inputs.
2. Denotes tri-level input pins with states designated as L (ground), M (VDD/2), and H (VDD).
Notes:
Input
Clock
Sources*
130
130
82
82
V
DD
= 3.3 V
130
130
82
82
V
DD
= 3.3 V
XA
XB
Option 2:
0.1 µF
Refclk–
0.1 µF
RATE[1:0]
2
Crystal/Ref Clk Rate
V
DD
15 k
15 k
XA
XB
Crystal
Option 1: