
Semiconductor Group
75
On-Chip Peripheral Components
Table 7-6
Selection of the Analog Input Channels
The bits MX0 to MX2 in special function register ADCON are used for selection of the analog input
channels.
Port 6 of the ACMOS versions is a dual purpose input port. lf the input voltage meets the specified
logic levels, it can be used as digital input as well regardless of whether the pin levels are sampled
by the A/D converter at the same time.
The special function register ADDAT (figure 7-28) holds the converted digital 8-bit data result. The
data remains in ADDAT until it is overwritten by the next converted data. ADDAT can be read or
written under software control. lf the A/D converter of the SAB 80(C)515 is not used, register
ADDAT can be used as an additional general purpose register.
Figure 7-28
Special Function Register ADDAT (Address 0D9H)
This register contains the 8-bit conversion result.
7.4.1.2 Start of Conversion
An internal start of conversion is triggered by a write-to-DAPR instruction. The start procedure itself
is independent of the value which is written to DAPR. However, the value in DAPR determines
which internal reference voltages are used for the conversion (see section 7.4.2).
When single conversion mode is selected (ADM = 0) only one conversion is performed. In
continuous mode after completion of a conversion a new conversion is triggered automatically, until
bit ADM is reset.
MX2
MX1
MX0
Selected Channel
Pin
MYMOS
ACMOS
0
0
0
Analog input 0
AN0
P6.0
0
0
1
Analog input 1
AN1
P6.1
0
1
0
Analog input 2
AN2
P6.2
0
1
1
Analog input 3
AN3
P6.3
1
0
0
Analog input 4
AN4
P6.4
1
0
1
Analog input 5
AN5
P6.5
1
1
0
Analog input 6
AN6
P6.6
1
1
1
Analog input 7
AN7
P6.7
Conversion result
ADDAT
0D9H
*
Summary of Contents for SAB 80515 Series
Page 9: ...Semiconductor Group 9 Introduction Figure 1 2 Block Diagram ...
Page 12: ...Semiconductor Group 12 Fundamental Structure Figure 2 1 Detailed Block Diagram ...
Page 18: ...Semiconductor Group 18 Central Processing Unit Figure 3 1 Fetch Execute Sequence ...
Page 73: ...Semiconductor Group 73 On Chip Peripheral Components Figure 7 25 A D Converter Block Diagram ...
Page 83: ...Semiconductor Group 83 On Chip Peripheral Components Figure 7 33 a Timer 2 Block Diagram ...
Page 215: ...Device Specifications Semiconductor Group 215 ...
Page 217: ...Device Specifications Semiconductor Group 217 Pin Configuration P LCC 68 ...
Page 219: ...Device Specifications Semiconductor Group 219 Logic Symbol ...
Page 226: ...Device Specifications Semiconductor Group 226 Figure 1 Block Diagram ...
Page 229: ...Device Specifications Semiconductor Group 229 Figure 2 Memory Address Spaces ...
Page 239: ...Device Specifications Semiconductor Group 239 Figure 4 Block Diagram of the A D Converter ...
Page 241: ...Device Specifications Semiconductor Group 241 Figure 5 Interrupt Request Sources ...
Page 242: ...Device Specifications Semiconductor Group 242 Figure 6 Interrupt Priority Level Structure ...