
LH75400/01/10/11 (Preliminary) User’s Guide
UART0 and UART1
7/15/03
19-23
19.3.1.15 ICR
ICR is the Interrupt Clear Register. The active bits used in this register are Write Only. On
a write of ‘1’, the corresponding interrupt is cleared. A write of ‘0’ has no effect.
Table 19-29. ICR Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
OVERRU
N ERROR
INT
E
R
RUPT C
L
EA
R
BREAK E
R
ROR
INT
E
R
RUPT C
L
EA
R
PARITY ERR
O
R
INT
E
R
RUPT C
L
EA
R
F
R
AMING ERROR
INT
E
R
RUPT C
L
EA
R
RECEIVE TIMEOUT
INT
E
R
RUPT C
L
EA
R
TRANSMIT
INT
E
R
RUPT C
L
EA
R
REC
E
IV
E
INT
E
R
RUPT C
L
EA
R
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
W
W
W
W
W
W
W
R
R
R
R
ADDR
UART0: 0xFF 0x044
UART1: 0xFF 0x044
Table 19-30. ICR Register Definitions
BIT
NAME
DESCRIPTION
31:15
///
Reserved
Do not modify.
10
OVERRUN ERROR
INTERRUPT CLEAR
Overrun Error Interrupt Clear
Clears the UARTOEINTR
interrupt.
9
BREAK ERROR INTER-
RUPT CLEAR
Break Error Interrupt Clear
Clears the UARTBEINTR in-
terrupt.
8
PARITY ERROR
INTERRUPT CLEAR
Parity Error Interrupt Clear
Clears the UARTPEINTR
interrupt.
7
FRAMING ERROR
INTERRUPT CLEAR
Framing Error Interrupt Clear
Clears the UARTFEINTR
interrupt.
6
RECEIVE TIMEOUT
INTERRUPT CLEAR
Receive Timeout Interrupt Clear
Clears the
UARTRTINTR interrupt.
5
TRANSMIT INTERRUPT
CLEAR
Transmit Interrupt Clear
Clears the UARTTXINTR
interrupt.
4
RECEIVE INTERRUPT
CLEAR
Receive Interrupt Clear
Clears the UARTRXINTR interrupt.
3:0
///
Reserved
Do not modify.