
I/O Configuration
LH75400/01/10/11 (Preliminary) User’s Guide
11-20
6/17/03
11.2.2.11 Pins AN7/PJ7 to AN0/PJ0
ADC_MUX is the Pins AN7/PJ7 to AN0/PJ0 Register. This register allows the secondary
function of the ADC interface pins to be configured as General Purpose Inputs. The active
bits used in this register are Read/Write.
Table 11-25. ADC_MUX Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
PJ7
PJ6
PJ5
PJ4
PJ3
PJ2
PJ1
PJ0
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x28
Table 11-26. ADC_MUX Register
BIT
NAME
DESCRIPTION
31:8
///
Reserved
Writing to these bits has no effect. Reading returns 0.
7
PJ7
Pin AN3/PJ7 Source
0 = AN3 (LR/Y-)
1 = PJ7
6
PJ6
Pin AN4/PJ6 Source
0 = AN4 9Wiper)
1 = PJ6
5
PJ5
Pin AN9/PJ5 Source
0 = AN9
1 = PJ5
4
PJ4
Pin AN2/PJ4 Source
0 = AN2 (LL/Y+)
1 = PJ3
3
PJ3
Pin AN8/PJ3 Source
0 = AN8
1 = PJ3
2
PJ2
Pin AN1/PJ2 Source
0 = AN1 (UR/X-)
1 = PJ2
1
PJ1
Pin AN6/PJ1 Source
0 = AN6
1 = PJ1
0
PJ0
Pin AN0/PJ0 Source
0 = AN0 (UL/X+)
1 = PJ0