
LH75400/01/10/11 (Preliminary) User’s Guide
Vectored Interrupt Controller
6/17/03
10-13
10.2.2.5 Interrupt Enable Register
IntEnable is the Interrupt Enable Register. This register enables the interrupt request lines,
by masking the interrupt sources for the IRQ interrupt.
Table 10-11. IntEnable Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
IntEnable
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
IntEnable
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF
0x010
Table 10-12. IntEnable Register Definitions
BIT
NAME
DESCRIPTION
31:0
IntEnable
Interrupt Enable
Corresponds to the interrupt order in the Interrupt Assign-
ments table (see Table 10-1). When any bit position is read:
0 = Interrupt is disabled.
1 = Interrupt is enabled, allowing interrupt request to ARM7TDMI-S core.
When any bit position is written to:
0 = Has no effect.
1 = Enable the corresponding interrupt.
On System Reset, all interrupts are disabled.