S5PC110_UM
1 DRAM CONTROLLER
1-21
1.4 REGISTER DESCRIPTION
1.4.1 REGISTER MAP
Register
Address
R/W
Description
Reset Value
DMC0
CONCONTROL 0xF000_0000
R/W
Specifies the Controller Control Register
0x0FFF_1350
MEMCONTROL 0xF000_0004
R/W
Specifies
the Memory Control Register
0x0020_2100
MEMCONFIG0
0xF000_0008 R/W Specifies the Memory Chip0 Configuration Register 0x20F0_0312
MEMCONFIG1
0xF000_000C R/W Specifies the Memory Chip1 Configuration Register 0x30F0_0312
DIRECTCMD
0xF000_0010 R/W Specifies the Memory Direct Command Register
0x0000_0000
PRECHCONFIG 0xF000_0014
R/W Specifies the Precharge Policy Configuration
Register
0xFF00_0000
PHYCONTROL0 0xF000_0018 R/W
Specifies
the PHY Control0 Register
0x0000_0000
PHYCONTROL1 0xF000_001C R/W
Specifies
the PHY Control1 Register
0x0000_0040
RESERVED 0xF000_0020
R
Reserved 0x0000_0000
PWRDNCONFIG 0xF000_0028 R/W
Specifies
the Dynamic Power Down Configuration
Register
0xFFFF_00FF
TIMINGAREF 0xF000_0030
R/W
Specifies
the AC Timing Register for SDRAM Auto
Refresh
0x0000_040E
TIMINGROW
0xF000_0034 R/W Specifies the AC Timing Register for SDRAM Row
0x0F23_3286
TIMINGDATA 0xF000_0038
R/W
Specifies the AC Timing Register for SDRAM Data 0x1213_0204
TIMINGPOWER 0xF000_003C
R/W
Specifies
the AC Timing Register for Power Mode
of SDRAM
0x0E1B_0422
PHYSTATUS 0xF000_0040
R
Specifies
the PHY Status Register
0x0000_000X
CHIP0STATUS
0xF000_0048
R
Specifies the Memory Chip0 Status Register
0x0000_0000
CHIP1STATUS
0xF000_004C
R
Specifies the Memory Chip1 Status Register
0x0000_0000
AREFSTATUS 0xF000_0050
R
Specifies
the
Counter Status Register for Auto
Refresh
0x0000_FFFF
MRSTATUS 0xF000_0054
R
Specifies
the Memory Mode Registers Status
Register
0x0000_0000
PHYTEST0 0xF000_0058
R/W
Specifies
the PHY Test Register 0
0x0000_0000
PHYTEST1
0xF000_005C
R
Specifies the PHY Test Register 1
0x0000_0000
QOSCONTROL0
0xF000_0060 R/W Specifies the Quality of Service Control Register 0
0x0000_0000
QOSCONFIG0 0xF000_0064
R/W
Specifies
the Quality of Service Configuration
Register 0
0x0000_0000
QOSCONTROL1
0xF000_0068 R/W Specifies the Quality of Service Control Register 1
0x0000_0000
QOSCONFIG1 0xF000_006C
R/W
Specifies
the Quality of Service Configuration
Register 1
0x0000_0000
QOSCONTROL2
0xF000_0070 R/W Specifies the Quality of Service Control Register 2
0x0000_0000
Summary of Contents for S5PC110
Page 4: ...Section 1 OVERVIEW ...
Page 28: ...Section 2 SYSTEM ...
Page 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Page 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Page 474: ...Section 3 BUS ...
Page 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Page 506: ...Section 4 INTERRUPT ...
Page 537: ...Section 5 MEMORY ...
Page 540: ......
Page 703: ...Section 6 DMA ...
Page 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Page 737: ...Section 7 TIMER ...
Page 795: ...Section 8 CONNECTIVITY STORAGE ...
Page 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Page 1100: ...Section 9 MULTIMEDIA ...
Page 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Page 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Page 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Page 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Page 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Page 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Page 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Page 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Page 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Page 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Page 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Page 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Page 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Page 1798: ...Section 10 AUDIO ETC ...
Page 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Page 1951: ...Section 11 SECURITY ...
Page 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Page 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Page 2005: ...Section 12 ETC ...
Page 2039: ...Section 13 SIZE BALL MAP ...